Latch-up Flashcards

1
Q

What is latch-up? What problems does it cause?

A

Shorting of vdd and vss through the ON parasitic bipolar junction transistors which are inherent in CMOS devices. Leads to overheating, permanent physical damage to the silicon, functional failure of the chip, or excessive supply current consumption.

How well did you know this?
1
Not at all
2
3
4
5
Perfectly
2
Q

How to reduce the chances of latch-up?

A
  1. Taps and guard rings. Stabilize the nwell and psub potentials, and absorb injected carriers, reducing chances that BJTs will wake up.
  2. Keep PMOS away from NMOS. Reduces gain of BJTs. If gain is smaller than 1, they are too weak to generate the latch-up current. More commonly adopted in layout of large transistors along edge of chip.
  3. Drivers with added slew. Reduces ground-bounce, which reduces injected carriers.
  4. Avoid radiation.
  5. SOI technology.
How well did you know this?
1
Not at all
2
3
4
5
Perfectly
3
Q

What does SOI stand for, and what is it?

A

Silicon-on-insulator. Uses deep trench and buried oxide techniques to isolate devices. Fixes latch-up, as well as junction leakage current due to high temp, such as auto industry. ntaps and ptaps not necessary.

How well did you know this?
1
Not at all
2
3
4
5
Perfectly
4
Q

What is the alternative to SOI?

A

“Bulk technology”, our class standard

How well did you know this?
1
Not at all
2
3
4
5
Perfectly